# EMI-Optimized Design for the CA-IS309XW High-Integration Isolated RS-485 Transceiver

# **Contents**

| 1.           | Introduction                                                    | 2  |
|--------------|-----------------------------------------------------------------|----|
|              | EMI-Optimized Design                                            |    |
|              | CA-IS309XW General Description                                  |    |
|              | Optimized Design and Layout                                     |    |
| 2.2.<br>2.2. | L. Decoupling Capacitor Placement                               | دع |
|              | 2. Y-capacitor                                                  |    |
|              | 3. Ferrite Bead/Common-mode Inductor/Differential-mode Inductor |    |
|              | 1. Building the Edge Guarding                                   |    |
|              | CA-IS309XW Low-EMI Reference Design                             |    |
|              |                                                                 |    |
|              | PCB Design Guide                                                |    |
|              | CA-IS309XW Reference Design Schematic                           |    |
| 3.3.         | Reference Design Test Result                                    | 8  |
| 4.           | Revision History                                                | 10 |
| 5            | Important Statement                                             | 11 |



#### 1. Introduction

This document is designed to complement the CA-IS309XW data sheet to provide a low-EMI design solution for the isolated RS-485 communication. This application note discusses EMI suppression methods, provides a reference design and the test result according to EN55032(CISPR32) Class-B standard with 30MHz to 1GHz frequency range for the CA-IS309XW based on a 2-layer board design. Also refer AN001.pdf (chipanalog.com) for more details about EMI optimized design.

The CA-IS309XW typical application circuit is shown in Figure 1-1.



Figure 1-1. Typical application circuit



# 2. EMI-Optimized Design

#### 2.1. CA-IS309XW General Description

Figure 2-1 lists the pin configurations for the CA-IS309XW and CA-IS309XVW.



Figure 2-1. CA-IS309XW/CA-IS309XVW pin configuration

The CA-IS309XW/CA-IS309XVW is galvanically-isolated RS-485/RS-422 transceiver with built-in isolated DC-DC converter and transformer that eliminates the need for a separate isolated power supply in space constrained designs. The high di/dt and dv/dt caused by high-frequency switching operation is the main radiation resource. Also, designers need to consider the common-mode noise generated by parasitic components on the primary-side and secondary-side transformer coils. The following sections provide detailed description about how to minimize EMI and reflections.

## 2.2. Optimized Design and Layout

#### 2.2.1. Decoupling Capacitor Placement

Careful PCB layout is critical to achieve clean and stable communication operation. To make sure device operation is reliable at all data rates and supply voltages, we recommend to add a minimum 10nF high-frequency bypass capacitor and a bulk energy-storage capacitor( $10\mu F$ ) in paralleling between the supply input  $V_{CC}$  and GNDA, and between the isolated power supply output  $V_{ISO}$  and GNDB. Selecting a 10nF to 100nF low-ESL/low-ESR MLCC capacitor as the high frequency decoupling capacitor, also these capacitors must be placed closer to  $V_{CC}$  and  $V_{ISO}$  pins, the maximum distance is within 2mm, to reduce parasitic inductance



and current loop. This is very essential for optimized radiated emissions performance, see Figure 2-2 recommended decoupling capacitors placement for the PCB layout.



Figure 2-2. Decoupling capacitor placement

#### 2.2.2. Y-capacitor

During high-frequency operation, the common-mode current generates a current loop between the parasitic capacitance of the primary and secondary coils, as well as the PCB parasitic capacitance. The larger the loop area, the stronger the radiation generated. It is recommended to place a Y capacitor across the isolation barrier, between the primary-side reference ground (GNDA) and secondary-side reference ground (GNDB). The Y-capacitor create a very short path with a small loop area for the parasitic current return to primary side, reducing the EMI generated on the board as shown in Figure 2-3. The larger capacitance value can better suppress EMI.



Figure 2-3. Y-capacitor across the isolation barrier

#### 2.2.3. Ferrite Bead/Common-mode Inductor/Differential-mode Inductor

On the primary-side, a pair of ferrite beads with a high frequency impedance in the range of  $1K\Omega$  to  $2K\Omega$  @ 100MHz are inserted on the power line and ground line respectively, thereby breaking the path of larger common-mode current loops. This offers further high-frequency attenuation and blocks the switching noise. Place the bead close to decoupling capacitors as shown in Figure 2-4. Also, a common-mode inductor (CM choke,  $1K\Omega$ - $2K\Omega$ @100MHz) or/and a differential-mode inductor can be an option based on the EMI test result, see Figure 2-5. In the CA-IS309XW reference design, to reduce low-frequency noise, two differential-mode inductors (L1, L2) are added between the input power supply and the primary-side supply inputs. Ground planes must be avoided under these magnetic components to avoid the parasitic capacitance affecting high-frequency attenuation.



Figure 2-4. Ferrite beads placement



Figure 25. CM choke and differential-mode inductor

The CA-IS309XVW has an individual logic supply input  $V_{CCL}$  allows fully compatible 2.7V to 5.5V logic on logic input/output lines. Pin  $V_{CCL}$  can be connected to an individual power supply or connected with pin  $V_{CC}$  for single supply design. In the single supply design, the internal DC-DC converter generates 3.3V or 5V operating voltage for the cable-side. We recommend to add a bead between  $V_{CCL}$  and  $V_{CC}$  to reduce noise.

#### 2.2.4. Building the Edge Guarding

A grounding vias can be added around the PCB to form a via guard ring and return the noise to the ground to reduce the radiation and interfere to the external system, as shown in Figure 2-6. If there are more than two rows of vias, the vias placed in the two rows shall be staggered from each other.



Figure 2-6. Vias guard ring around the edges of ground layers



# 3. CA-IS309XW Low-EMI Reference Design

#### 3.1. PCB Design Guide

- 1) On the reference design board, left of L1/L2, the LM1086ISX-ADJ 12V to 5V LDO is selected to provide a clean +5V supply for the CA-IS309XW RS-485 transceiver on the board.
- 2) Place decoupling capacitors as close as possible to the device pins, maximum distance is less than 2mm, see Figure 3-1, C3/C4 and C6/C7.
- 3) Place the beads BD1/BD2 close to C3/C4. Install the differential-mode inductors at L1/L2 tag;
- 4) On PCB bottom layer, place Y-capacitors between GNDA and GNDB of CA-IS309XW;
- 5) RO is the load of isolated power supply output;  $V_{ISO}$  output 5V/100mA. Rab is the RS-485 terminating resistor; Ca, Cb are the single-end bus capacitance.
- 6) A 10 meter twisted pair cable is connected after the differential mode inductors L3/L4, L3 and L4 are used to suppress antenna radiation.
- 7) Components not installed on board include: BD3/4/5, C5, C8, Ca, Cb, reserved for future applications.



Figure 3-1. CA-IS309XW reference design board(2-layer)



Figure 3-2. Reference design PCB top layer



Figure 3-3. Reference design PCB bottom layer

# 3.2. CA-IS309XW Reference Design Schematic



Figure 3-4. CA-IS309XW test board schematic



**Table 3-1. Component List** 

| Device name                        | Designation | Spec            | Part number       | Note                                 |
|------------------------------------|-------------|-----------------|-------------------|--------------------------------------|
| Daniel lander and the second       | C4, C6      | 10nF            |                   |                                      |
| Decoupling capacitors              | C3, C7      | 10μF            |                   |                                      |
| Ferrite bead                       | BD1, BD2    | 1000Ω (@100MHz) | BLM18HE102SN1     |                                      |
| Differential-mode inductors        | L1, L2      | 2.2uH           | MLZ2012M2R2HT000  |                                      |
| Y capacitor                        | Y1, Y2      | 39pF            | GRM31A7U3D390JW31 |                                      |
| Differential-mode inductors on bus | L3, L4      | 1μΗ             | MLZ2012M1R0HT000  |                                      |
| Termination resistor               | Rab         | 51Ω             |                   |                                      |
| Single-end capacitance on bus      | Ca, Cb      | 120pF           |                   | Not installed                        |
| Damping resistor                   | RY          | 20Ω             |                   | Connected with Y-capacitor in series |

Table 3-2. Reference design summary

| Board               | Design margin | Frequency | PCB-layers | Overlap capacitors | Y-capacitor | Common-mode inductor | Differential-mode inductor |
|---------------------|---------------|-----------|------------|--------------------|-------------|----------------------|----------------------------|
| Reference<br>design | 3.12dB        | 848MHz    | 2          | N/A                | 19pF        | N/A                  | 2.2μH(2pcs)                |

# 3.3. Reference Design Test Result

The test result is shown in Figure 3-5 and Figure 3-6, this solution meets EN55032(CISPR32) radiated emissions Class B standard, and also leave 3.12dB (horizontal)/8.45dB(vertical) design margin.

Table 3-3. Reference design test result summary

| lumiit valta aa | Differential output voltage | Load current | Design margin |            |
|-----------------|-----------------------------|--------------|---------------|------------|
| Input voltage   |                             |              | vertical      | horizontal |
| 5V              | 3.6V                        | 70mA         | 8.45dB        | 3.12dB     |





Figure 3-5. Horizontal radiation test result

#### **Test conditions:**

- 1) RS-485 bus load: 3.6V differential output voltage @ 70mA load current;
- 2) VISO<sub>OUT</sub>: without additional load.

#### Test result:

30MHz-1GHz, Margin = 3.12dB.





Figure 3-6. Vertical radiation test result

#### **Test conditions:**

3) RS-485 bus load: 3.6V differential output voltage @70mA load current;

4) VISO<sub>OUT</sub>: without additional load.

## Test result:

30MHz-1GHz, Margin = 8.45dB

# 4. Revision History

| Revision Number | Revision Date | Description     |
|-----------------|---------------|-----------------|
| Ver 1.0         | 2024/05/02    | Initial version |
|                 |               |                 |
|                 |               |                 |
|                 |               |                 |



# 5. Important Statement

The above information is for reference only and used for helping Chipanalog customers with design, research and development. Chipanalog reserves the rights to change the above information due to technological innovation without advance notice.

All Chipanalog products pass ex-factory test. As for specific practical applications, customers need to be responsible for evaluating and determining whether the products are applicable or not by themselves. Chipanalog's authorization for customers to use the resources are only limited to development of the related applications of the Chipanalog products. In addition to this, the resources cannot be copied or shown, and Chipanalog is not responsible for any claims, compensations, costs, losses, liabilities and the like arising from the use of the resources.

#### **Trademark information**

Chipanalog Inc.® and Chipanalog® are registered trademarks of Chipanalog.



http://www.chipanalog.com