# **CA-IS1200 Isolated Amplifier for Current Sensing** #### 1 Key Features - Differential Input Voltage Range: ±250 mV - Fixed Initial Gain: 8 - Low Input Offset and Drift: ±1 mV (max) at 25°C, ±4 μV/°C (max) - Low Gain Error and Drift: ±0.5% (max) at 25°C, ±50 ppm/°C (max) - Low Nonlinearity and Drift: 0.01% (typ) for Full Scale, ±1 ppm/°C (typ) - 3.3-V or 5-V Operation for Both High- and Low-Side - High CMTI: ±150 kV/μs (typ) - Wide Operating Temperature Range: -40°C to 125°C - Safety regulatory approvals - VDE certification according to DIN EN IEC 60747-17(VDE 0884-17):2021-10 - UL certification according to UL 1577 - CQC certification according to GB4943.1-2022 - TUV certification #### 2 Applications - Industrial Motor Controls and Drives - Isolated Switch Mode Supplies - Uninterruptible Power Supplies #### 3 Description The CA-IS1200 devices are high-precision isolated amplifiers and optimized for shunt-resistor-based current sensing. Low offset and gain error and drift guarantee that measuring accuracy is maintained over the entire operating temperature range. The CA-IS1200 devices utilize silicon oxide (SiO $_2$ ) isolation barriers and support up to 3750-V<sub>RMS</sub> (CA-IS1200U) or 5000-V<sub>RMS</sub> (CA-IS1200G) galvanic isolation per UL 1577. This technology separates high- and low-voltage domain to protect lower-voltage parts from damage and provides low emissions as well as strong anti-interference capability from magnetic changes. The high common-mode transient immunity (CMTI) means that the CA-IS1200 devices transmit correct signals through isolation barriers and are suitable for industrial motor controls and drives which require high-voltage and high-power switching. The internal input common-mode overvoltage and missing high-side supply voltage detection functions contribute to fault diagnostics and system safety. The CA-IS1200 devices are packaged in 8-pin DUB or wide-body SOIC packages and specified over the extended industrial temperature range of -40°C to 125°C. #### **Device Information** | PART<br>NUMBER | PACKAGE | BODY SIZE (NOM) | |----------------|--------------|-------------------| | CA-IS1200U | DUB8 (U) | 9.20 mm × 6.62 mm | | CA-IS1200G | SOIC8-WB (G) | 5.85 mm × 7.50 mm | #### **Simplified Schematic** # 4 Ordering Guide # **Table 4-1 Ordering Guide for Valid Ordering Part Number** | Ordering Part Number | Specified Input Range | Isolation Rating | Package | |----------------------|-----------------------|-----------------------|----------| | CA-IS1200U | ±250 mV | 3750 V <sub>RMS</sub> | DUB8 | | CA-IS1200G | ±250 mV | 5000 V <sub>RMS</sub> | SOIC8-WB | # **Table of Contents** | Key F | eatures | 1 | |-------|---------------------------------------------------------------------------------------------------------------------------------|-----------------| | Appli | cations | 1 | | | | | | | • | | | | | | | | | | | | - | | | 7.1 | | | | 7.2 | _ | | | 7.3 | _ | | | 7.4 | | | | 7.5 | Power Ratings | 5 | | 7.6 | | | | 7.7 | Safety-Related Certifications | 7 | | 7.8 | Safety Limiting Value | 7 | | 7.9 | Electrical Characteristics | 8 | | 7.10 | Typical Characteristics | 10 | | Parar | neter Measurement Information | 15 | | Detai | led Description | 16 | | | Appli<br>Description Description Description Description Description Description 7.1 7.2 7.3 7.4 7.5 7.6 7.7 7.8 7.9 7.10 Parar | 7.2 ESD Ratings | | | 9.1 | Syste | em Overview | 16 | |----|------|---------|----------------------------------------------|----| | | 9.2 | Feat | ure Description | 16 | | | | 9.2.1 | Analog Input | 16 | | | | 9.2.2 | Signal Transmission Across Isolation Barrier | 16 | | | | 9.2.3 | Fail-Safe Output | 17 | | 10 | | Applica | ation and Implementation | 19 | | | | 10.1.1 | Typical Application for Current Sensing | 19 | | | | 10.1.2 | Choose Proper R <sub>shunt</sub> | 19 | | | | 10.1.3 | Input Filter | 20 | | | | 10.1.4 | Power Supply Recommendations | 20 | | | | 10.1.5 | Output Filter | 20 | | | | 10.1.6 | Error Analysis in Voltage Sensing | | | | | 10.1.7 | Caution | 21 | | 11 | | Packag | e Information | 22 | | | 11.1 | L DUB | 8 Package | 22 | | | 11.2 | 2 SOIC | 8-WB Package | 23 | | 12 | | Solderi | ng Information | 24 | | 13 | | Tape a | nd Reel Information | 25 | | 14 | | • | ant Notice | | # 5 Revision History | Revision | Description | Rev Date | Page | |--------------|---------------------------------------------------------------------------------|------------|------------| | Version 1.00 | NA | | NA | | Version 1.01 | Changed POD and Tape and Reel Information | 2022/12/20 | 22, 23, 24 | | Version 1.02 | Update certification information | 2023/09/06 | 1, 6, 7 | | Version 1.03 | 1.03 Update TUV and VDE Certification information | | 7 | | | Updated VDE certification standard about V <sub>IMP</sub> and V <sub>IOSM</sub> | | 6 | | Version 1.04 | Updated TUV certification number of IEC 62368-1 standard 2024/12/17 | | 7 | | | Updated CQC certification number of package DUB8 | | 7 | | | Update Insulation Specifications and Safety-Related Certifications | | 6, 7 | | Version 1.05 | Add Safety Limiting Value | 2025/07/25 | 7 | | | Update recommended land pattern of SOIC8-WB | | 23 | # 6 Pin Descriptions and Functions Figure 6-1 CA-IS1200 Top View Table 6-1 CA-IS1200 Pin Description and Functions | NAME | PIN NUMBER | ТҮРЕ | DESCRIPTION | |-------|------------|--------|--------------------------------------| | VDD1 | 1 | Power | High-side power supply, 3 V to 5.5 V | | VINP | 2 | Input | Noninverting analog input | | VINN | 3 | Input | Inverting analog input | | GND1 | 4 | Ground | High-side ground | | GND2 | 5 | Ground | Low-side ground | | VOUTN | 6 | Output | Inverting analog output | | VOUTP | 7 | Output | Noninverting analog output | | VDD2 | 8 | Power | Low-side power supply, 3 V to 5.5 V | #### Shanghai Chipanalog Microelectronics Co., Ltd. # 7 Specifications # 7.1 Absolute Maximum Ratings<sup>1</sup> | | PARAMETER | MIN | MAX | UNIT | |------------------|---------------------------------------------|------------|-------------------------|------| | VDD1, VDD2 | Supply voltage <sup>2</sup> | -0.5 | 6.5 | V | | VINP, VINN | Analog input voltage | GND1 – 6 | 6.5 | V | | VOUTP, VOUTN | Analog output voltage | GND2 – 0.5 | VDD2 + 0.5 <sup>3</sup> | V | | I <sub>IN</sub> | Input current to any pin except supply pins | -10 | 10 | mA | | Tj | Junction Temperature | | 150 | °C | | T <sub>STG</sub> | Storage Temperature | -65 | 150 | °C | #### NOTE: - 1. Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. All voltage values are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values. - 3. Maximum voltage must not exceed 6.5 V. #### 7.2 ESD Ratings | | | VALUE | UNIT | |------------------------------------------|---------------------------------------------------------------------------|-------|------| | V <sub>ESD</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins | ±4000 | V | | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins | ±2000 | V | # 7.3 Recommended Operating Conditions | | PARAMETER | MIN | NOM | MAX | UNIT | |----------------|------------------------------------------------|-----|-----|-----|------| | VDD1 | High-side supply voltage, with respect to GND1 | 3.0 | 5.0 | 5.5 | V | | VDD2 | Low-side supply voltage, with respect to GND2 | 3.0 | 3.3 | 5.5 | V | | T <sub>A</sub> | Ambient Temperature | -40 | | 125 | °C | #### 7.4 Thermal Information | | THERMAL METRIC | VALUE<br>(U) | VALUE<br>(G) | UNIT | |--------------------------|----------------------------------------------|--------------|--------------|------| | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 73.3 | 110.1 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 63.2 | 51.7 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 43.0 | 66.4 | °C/W | | ψιτ | Junction-to-top characterization parameter | 27.4 | 16.0 | °C/W | | Ψјв | Junction-to-board characterization parameter | 42.7 | 64.5 | °C/W | | R <sub>0JC(bottom)</sub> | Junction-to-case (bottom) thermal resistance | NA | NA | °C/W | #### 7.5 Power Ratings | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | | |-----------------|------------------------------------------|---------------------|--------|-------|--| | P <sub>D</sub> | Maximum power dissipation for both sides | VDD1 = VDD2 = 5.5 V | 129.25 | mW | | | | Maximum power dissipation for both sides | VDD1 = VDD2 = 3.6 V | 76.32 | IIIVV | | | D | Maximum power dissipation for high-side | VDD1 = 5.5 V | 85.25 | mW | | | P <sub>D1</sub> | Maximum power dissipation for high-side | VDD1 = 3.6 V | 50.40 | IIIVV | | | P <sub>D2</sub> | Maximum power discipation for law side | VDD2 = 5.5 V | 44.00 | \4/ | | | | Maximum power dissipation for low-side | VDD2 = 3.6 V | 25.92 | mW | | #### 7.6 Insulation Specifications | | PARAMETR | TEST CONDITIONS | VALUE<br>(U) | VALUE<br>(G) | UNIT | |-------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------------------| | CLR | External clearance <sup>1</sup> | Shortest terminal-to-terminal distance through air | 6.1 | 8 | mm | | CPG | External creepage <sup>1</sup> | Shortest terminal-to-terminal distance across the package surface | 6.8 | 8 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | 28 | 28 | μm | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 600 | > 600 | V | | | Material group | According to IEC 60664-1 | I | I | | | | | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I-IV | I-IV | | | | Overvoltage estagen, per IEC 60664.1 | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I-III | I-IV | | | | Overvoltage category per IEC 60664-1 | Rated mains voltage ≤ 600 V <sub>RMS</sub> | N/A | I-IV | | | | | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | N/A | 1-111 | | | DIN V VE | DE V 0884-17:2021-10 <sup>2</sup> | | • | • | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 566 | 1414 | $V_{PK}$ | | V <sub>IOWM</sub> | Maximum working isolation voltage | AC voltage; Time dependent dielectric breakdown (TDDB) Test | 400 | 1000 | V <sub>RMS</sub> | | | , , , , , , , , , , , , , , , , , , , | DC voltage | 566 | 1414 | V <sub>DC</sub> | | V <sub>IOTM</sub> | Maximum transient isolation voltage | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification);<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t= 1 s (100% production) | 5300 | 7070 | V <sub>PK</sub> | | V <sub>IMP</sub> | Maximum impulse voltage | 1.2/50-µs waveform per IEC 62368-1 | 4077 | 8000 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>3</sup> | V <sub>IOSM</sub> ≥ 1.3 × V <sub>IMP</sub> ; Tested in oil (qualification test),<br>1.2/50-µs waveform per IEC 62368-1 | 5300 | 12800 | V <sub>PK</sub> | | | | Method a, After input/output safety test subgroup 2/3, $V_{ini} = V_{IOTM}, t_{ini} = 60 \text{ s};$ $V_{pd(m)} = 1.2 \times V_{IORM}, t_m = 10 \text{ s}$ Method a, After environmental tests subgroup 1, | ≤ 5 | ≤5 | | | $q_{pd}$ | Apparent charge <sup>4</sup> | $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ;<br>$V_{pd(m)} = 1.3 \times V_{IORM}$ , $t_m = 10 \text{ s}$ (U)<br>$V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10 \text{ s}$ (G) | ≤ 5 | ≤5 | pC | | | | Method b1, At routine test (100% production) and preconditioning (type test) $V_{ini} = 1.2 \times V_{IOTM}, t_{ini} = 1 s; \\ V_{pd(m)} = 1.5 \times V_{IORM}, t_m = 1 s (U) \\ V_{pd(m)} = 1.875 \times V_{IORM}, t_m = 1 s (G)$ | ≤ 5 | ≤5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>5</sup> | $V_{IO} = 0.4 \times \sin(2\pi ft)$ , f = 1 MHz | ~ 1 | ~ 1 | pF | | | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | > 1012 | > 1012 | | | $R_{IO}$ | Isolation resistance <sup>5</sup> | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | > 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | > 109 | > 109 | 1 | | | Pollution degree | | 2 | 2 | | | UL 1577 | <u>-</u> | | 1 | | 1 | | V <sub>ISO</sub> | Maximum withstanding isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production) | 3750 | 5000 | V <sub>RMS</sub> | #### NOTE: - Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications. - 2. This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - 3. Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. - 4. Apparent charge is electrical discharge caused by a partial discharge (pd). - 5. All pins on each side of the barrier tied together creating a two-terminal device. # 7.7 Safety-Related Certifications | VDE | UL | cqc | TUV | |-------------------------------------------|---------------------------------|----------------------------------|---------------------------------| | Certified according to DIN EN IEC | Recognized under UL 1577 | Certified according to GB4943.1- | Certified according to EN | | 60747-17 (VDE 0884-17):2021-10; | Component Recognition Program | 2022 | 61010-1 and EN 62368-1 | | EN IEC 60747-17:2020+AC:2021 | and CSA Component Acceptance | | | | | Service Notice No. 5A | | | | Reinforced Insulation (SOIC8-WB): | Single protection | DUB8: Basic insulation | EN 61010-1 | | V <sub>IORM</sub> : 1414 V <sub>PK</sub> | SOIC8-WB: 5000 V <sub>RMS</sub> | SOIC8-WB: Reinforced insulation | SOIC8-WB: 5000 V <sub>RMS</sub> | | V <sub>IOTM</sub> : 7070 V <sub>PK</sub> | DUB8: 3750 V <sub>RMS</sub> | (Altitude ≤ 5000 m) | DUB8: 3750 V <sub>RMS</sub> | | V <sub>IOSM</sub> : 12800 V <sub>PK</sub> | | | | | | | | EN 62368-1 | | Basic Insulation (DUB8): | | | SOIC8-WB: 5000 V <sub>RMS</sub> | | V <sub>IORM</sub> : 566 V <sub>PK</sub> | | | DUB8: 3750 V <sub>RMS</sub> | | V <sub>IOTM</sub> : 5300 V <sub>PK</sub> | | | | | V <sub>IOSM</sub> : 5300 V <sub>PK</sub> | | | | | Certification Number: | Certification Number: | Certificate number: | Client reference number: | | 40052786 (Basic Insulation) | E511334 | DUB8: CQC24001452683 | 2253313 | | 40057278 (Reinforced Insulation) | | SOIC8-WB: CQC24001434134 | | # 7.8 Safety Limiting Value | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|--------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | DUB8 | | | | | | | | | Safety input, output, or supply | R <sub><math>\theta</math>JA</sub> = 73.3°C/W, VDDx = 5.5V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C = 25°C | | | 310 | | | Is | current | $R_{\theta JA} = 73.3$ °C/W, VDDx = 3.6V, $T_J = 150$ °C, $T_A = 25$ °C | | 473 | mA | | | Ps | Safety input, output, or total power | $R_{\theta JA} = 73.3^{\circ}C/W$ , $T_J = 150^{\circ}C$ , $T_A = 25^{\circ}C$ | | | 1705 | mW | | Ts | Maximum safety temperature | | | | 150 | °C | | SOIC8 | -WB | | | | | | | | Safety input, output, or supply | $R_{\theta JA} = 110.1$ °C/W, VDDx = 5.5V, $T_J = 150$ °C, $T_A$<br>= 25°C | | | 206 | - mA | | Is | current | $R_{\theta JA} = 110.1$ °C/W, VDDx = 3.6V, $T_J = 150$ °C, $T_A$<br>= 25°C | | | 315 | IIIA | | Ps | Safety input, output, or total power | $R_{\theta JA} = 110.1^{\circ}C/W$ , $T_J = 150^{\circ}C$ , $T_A = 25^{\circ}C$ | | | 1135 | mW | | Ts | Maximum safety temperature | | | | 150 | °C | #### 7.9 Electrical Characteristics All minimum and maximum specifications apply from $T_A = -40$ °C to 125°C, VDD1 = 3 V to 5.5 V, VDD2 = 3 V to 5.5 V, VINP = -250 mV to 250 mV, and VINN = GND1 = 0 V (unless otherwise noted). All typical specifications are at $T_A = 25$ °C, VDD1 = 5 V, and VDD2 = 3.3 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------------|------------------------------------------------------|---------------------------------------------------------------------------------|----------|------------|---------------|---------------|--| | ANALOG I | NPUT | | | | | | | | $V_{Clipping}$ | Maximum input voltage before clipping output | VINP – VINN | | ±320 | | mV | | | V <sub>FSR</sub> | Specified linear full-scale input range | VINP – VINN | -250 | | 250 | mV | | | V <sub>CM</sub> | Operating common-mode input voltage | (VINP + VINN) / 2 to GND1 | -0.16 | | VDD1 –<br>2.1 | V | | | V <sub>CMOV</sub> | Common-mode overvoltage threshold | (VINP + VINN) / 2 to GND1 | VDD1 – 2 | | | V | | | V <sub>CMOV_HYS</sub> | Hysteresis of common-mode over-<br>voltage threshold | | | 100 | | mV | | | V <sub>OS</sub> | Input offset voltage | Initial, at T <sub>A</sub> = 25°C,<br>VINP = VINN = GND1 | -1 | ±0.05 | 1 | mV | | | TCVos | Input offset voltage drift | | -4 | ±1 | 4 | μV/°C | | | CMRR <sub>IN</sub> | Input common-mode rejection ratio | DC, VINP = VINN<br>f <sub>IN</sub> = 10 kHz, VINP = VINN | | -98<br>-98 | | dB | | | C <sub>IN</sub> | Single-ended input capacitance | f <sub>IN</sub> = 275 kHz, VINN = GND1 | | 2 | | pF | | | C <sub>IND</sub> | Differential input capacitance | f <sub>IN</sub> = 275 kHz | | 1 | | pF | | | R <sub>IN</sub> | Single-ended input resistance | VINN = GND1 | | 19 | | kΩ | | | R <sub>IND</sub> | Differential input resistance | | | 22 | | kΩ | | | I <sub>IN</sub> | Input current | $VINP = VINN = GND1,$ $I_{IN} = (I_{INP} + I_{INN}) / 2$ | -41 | -30 | -24 | μА | | | TCI <sub>IN</sub> | Input current drift | | | ±1 | | nA/°C | | | I <sub>INOS</sub> | Input offset current | | | ±5 | | nA | | | $BW_{IN}$ | Input bandwidth | | | 1000 | | kHz | | | ANALOG ( | DUTPUT | | | | | | | | | Gain <sup>1</sup> | Initial, at T <sub>A</sub> = 25°C | | 8 | | V/V | | | E <sub>G</sub> | Gain error | Initial, at T <sub>A</sub> = 25°C | -0.5% | ±0.05% | 0.5% | | | | TCE <sub>G</sub> | Gain error drift | | -50 | ±15 | 50 | ppm/°C | | | NL | Nonlinearity <sup>2</sup> | | -0.03% | ±0.01% | 0.03% | | | | TCNL | Nonlinearity drift | | | ±1 | | ppm/°0 | | | | Output noise | VINP = VINN = GND1, BW = 100 kHz | | 330 | | $\mu V_{RMS}$ | | | THD | Total harmonic distortion | $V_{IN} = 500 \text{ mV}_{pp}, f_{IN} = 10 \text{ kHz}, BW = 100 \text{ kHz}$ | | -85 | | dB | | | CNID | Circulate residents | $V_{IN}$ = 500 m $V_{pp}$ , $f_{IN}$ = 1 kHz, BW = 10 kHz | | 83 | alt | | | | SNR | Signal-to-noise ratio | V <sub>IN</sub> = 500 mV <sub>pp</sub> , f <sub>IN</sub> = 10 kHz, BW = 100 kHz | | 68 | | dB | | | | | At VDD1, DC | | -100 | | | | | DCDD | Dougrammly rejection antica | At VDD1, 100-mV and 10-kHz ripple | | -90 | | 40 | | | PSRR | Power supply rejection ratio <sup>3</sup> | At VDD2, DC | | -100 | | dB | | | | | At VDD2, 100-mV and 10-kHz ripple | | -98 | | <u>L</u> _ | | | V <sub>CMOUT</sub> | Common-mode output voltage | | 1.39 | 1.45 | 1.51 | V | | | V <sub>FAILSAFE</sub> | Fail-safe differential output voltage | $V_{CMOV} \le V_{CM}$ or VDD1 missing | | -2.53 | -2.43 | V | | | I <sub>osc</sub> | Output short-circuit current | VOUTP or VOUTN shorts to VDD2 or GND2 | | ±13 | | mA | | | R <sub>OUT</sub> | Output resistance | On VOUTP or VOUTN | | < 0.2 | | Ω | | | BW <sub>OUT</sub> | Output bandwidth (–3 dB) | | 250 | 310 | | kHz | | | CMTI | Common-mode transient immunity | GND1 – GND2 = 1.5 kV; See Figure<br>8-1 | 100 | 150 | | kV/μs | | | POWER SI | JPPLY | | • | | | | | | VDD <sub>UV</sub> | VDD undervoltage threshold | VDD1 or VDD2 rising | | 2.5 | 2.7 | V | | # Shanghai Chipanalog Microelectronics Co., Ltd. Version 1.05 | IDD1 | Hisb side complex compant | 3.0 V ≤ VDD1 ≤ 3.6 V | 9.3 | 14.0 | A | |-----------------|--------------------------------------|-------------------------------------|------|------|-------| | IDD1 | High-side supply current | 4.5 V ≤ VDD1 ≤ 5.5 V | 10.7 | 15.5 | mA | | IDD2 | Low side supply surrent | 3.0 V ≤ VDD2 ≤ 3.6 V | 5.2 | 7.2 | m A | | IDD2 | Low-side supply current | 4.5 V ≤ VDD2 ≤ 5.5 V | 5.7 | 8.0 | mA mA | | | | | | | | | tr | Rise time of VOUT (10% – 90%) | VINP = 0 to 0.25 V step; | 1.2 | | uc | | L <sub>r</sub> | Rise tillle 01 VOO1 (10% – 90%) | See Figure 8-2 | 1.2 | | μs | | t <sub>f</sub> | Fall time of VOUT (90% – 10%) | VINP = 0.25 V to 0 step; | 1.2 | | μs | | Lt. | 1 an time of \$001 (90% – 10%) | See Figure 8-2 | 1.2 | | | | $t_{PD}$ | VIN to VOUT signal delay (50% – 50%) | Output unfiltered; See Figure 8-3 | 1.5 | 2.1 | μs | | + . | Analog settling time | VDD1 = 0 to 3 V step and 3.0 V ≤ | 500 | | ш | | t <sub>AS</sub> | Analog settling time | VDD2, to VOUT valid (0.1% settling) | | | μs | #### NOTE: - The gain is defined as the slope of the optimum line derived by the method of least squares between differential input voltage (VINP VINN) and differential output voltage (VOUTP VOUTN) over the specified input range. - 2. Nonlinearity is defined as a fraction of the half of the peak-to-peak value of differential output voltage deviation divided by the full-scale differential output voltage. - 3. This parameter is input referred. # 7.10 Typical Characteristics All typical specifications are at VINP = -250 mV to 250 mV, and VINN = GND1 = 0 V, VDD1 = 5 V, and VDD2 = 3.3 V (unless otherwise noted). # Shanghai Chipanalog Microelectronics Co., Ltd. Figure 7-7 Total Harmonic Distortion vs Temperature @ $f_{\text{IN}}$ = 10 kHz Figure 7-8 Total Harmonic Distortion vs VDD1 @ f<sub>IN</sub> = 10 kHz Figure 7-9 Total Harmonic Distortion vs VDD2 @ $f_{IN}$ = 10 kHz Figure 7-10 SNR vs Temperature @ $f_{IN} = 1 \text{ kHz}$ Figure 7-12 SNR vs VDD1 @ $f_{\text{IN}}$ = 10 kHz Figure 7-20 VIN to VOUT Signal Delay vs Temperature Figure 7-21 VIN to VOUT Signal Delay vs VDD2 Figure 7-22 Supply Current vs Temperature #### 8 Parameter Measurement Information #### Note: - 1. The High Voltage Surge Generator generates repetitive high voltage surges with > 1 kV amplitude and < 10 ns rise time or fall time to generate common-mode transient noise with > 150 kV/μs slew rate. - 2. $C_{dep}$ is the 0.1~1 $\mu F$ decoupling capacitor. Figure 8-1 Common-Mode Transient Immunity Test Circuit Figure 8-2 Rise and Fall Time Test Waveforms Figure 8-3 Delay Time Test Waveforms #### 9 Detailed Description #### 9.1 System Overview The CA-IS1200 devices are high-precision isolated amplifiers designed for shunt-resistor-based current sensing. The functional block diagram of this device is shown in Figure 9-1. At high side, the fully differential amplifier pre-amplifies the measuring voltage across a shunt resistor and then drives a $2^{nd}$ -order Sigma-Delta ( $\Sigma\Delta$ ) modulator. This modulator converts the analog signal to a digital bitstream. For transmission across the $SiO_2$ -based isolation barrier, the digital stream is further modulated with a high-frequency carrier using a simple on-off keying (OOK) modulation scheme. The receiver (RX) recoveries the modulated signal to the original digital bitstream at low side. After processed by a 1-bit digital-to-analog converter (DAC), the digital bitstream is sent to an active low-pass filter to produce the analog output. For synchronization of the whole chip, the clock is generated at low side and sent back to high side ensuring that all clocks come from one source. Figure 9-1 Functional Block Diagram of CA-IS1200 # 9.2 Feature Description #### 9.2.1 Analog Input The CA-IS1200 device utilizes a fully differential amplifier stage to pre-amplify the measuring voltage across the shunt resistor. The nominal gain of the front-end differential amplifier is 4, contributing part of the total gain and ensuring that the $2^{nd}$ -order Sigma-Delta modulator is not saturated when the analog input is within the specific input voltage range. This gain is set by the internal high-precision resistor network. The tens-of-several-k $\Omega$ input resistance means it can bring in more gain error and offset if CA-IS1200 devices are applied in measurement where the input signal sources are high-impedance (refer to Error Analysis in Voltage Sensing for detailed information). The ESD structure of CA-IS1200 supports the absolute maximum analog input voltage (with respect to GND1) to range from GND1 – 6 V to VDD1 + 0.5 V. To guarantee the long-term reliability and device performance, the differential analog input voltage and the input common-mode voltage of CA-IS1200 must be kept within the specific range. #### 9.2.2 Signal Transmission Across Isolation Barrier The CA-IS1200 devices utilize a simple on-off keying (OOK) modulation scheme to transmit the digital bitstream across the $SiO_2$ -based isolation barrier which supports up to 3750- $V_{RMS}$ (CA-IS1200U) or 5000- $V_{RMS}$ (CA-IS1200G) galvanic isolation between high- and low-voltage domain. The block diagram of an isolation channel is shown in Figure 9-2. As shown in Figure 9-3, the transmitter (TX) modulates the digital bitstream with a high-frequency carrier when the signal is HIGH while sends no signal when the signal is LOW. The receiver (RX) demodulates the signal across the isolation barrier and reproduces the digital bitstream faithfully. The isolation channel adopts fully differential capacitive-coupled structure which is insensitive to common-mode transient noises, thus the CMTI performance can be maximized. This structure and related circuitry also provide low emissions and strong anti-interference capability from magnetic changes. Figure 9-3 Conceptual Operation Waveforms of OOK Modulation Scheme #### 9.2.3 Fail-Safe Output The CA-IS1200 devices have fail-safe output function which is activated in two conditions: The high-side power supply is missing; **RXOUT** The common-mode input voltage V<sub>CM</sub> exceeds the common-mode overvoltage threshold V<sub>CMOV</sub>. As shown in Figure 9-4 and Figure 9-5, the fail-safe output is a more negative differential output voltage which can be distinguished from the negative clipping output voltage. This function contributes to fault diagnostics and system safety. # 10 Application and Implementation #### 10.1.1 Typical Application for Current Sensing Figure 10-1 Typical Application for Current Sensing The typical application for current sensing is shown in Figure 10-1. The CA-IS1200 device is used to amplify the voltage across the shunt resistor ( $R_{shunt}$ ) and transmit it to the low-voltage side for control circuit to process. The differential input and the high CMTI of CA-IS1200 ensure the reliable and accurate measurement in the high-noise and high-power switching applications such as industrial motor drives. The voltage of $R_{shunt}$ with respect to PGND varies from 0 V to the high voltage bus when switching, thus isolation is required. The CA-IS1200 devices support up to 3750-V<sub>RMS</sub> (CA-IS1200U) or 5000-V<sub>RMS</sub> (CA-IS1200G) galvanic isolation, making them suitable for these high-voltage industrial applications. In a three-phase motor drive application, this circuit could be repeated three times and one for each phase in order to measure each phase current. # 10.1.2 Choose Proper R<sub>shunt</sub> The value chosen of shunt resistor is a trade off between power dissipation and measuring accuracy. Small value resistors minimize power dissipation, while large value resistors take advantage of the full performance input range of the Sigma-Delta modulator. Consider the following restrictions to choose proper value of the shunt resistor R<sub>shunt</sub>: - The voltage drop across R<sub>shunt</sub> caused by the nominal measured current is within the linear differential input voltage range V<sub>FSR</sub>; - The voltage drop across R<sub>shunt</sub> caused by the maximum allowed current must not exceed the maximum input voltage before clipping output |V<sub>Clipping</sub>|. For best performance, place the shunt resistor close to the inputs of CA-IS1200 and keep the layout of both connections symmetrical. This ensures that any noises occurring at high side are coupled equally to the inputs and would be rejected as a common-mode signal. Kelvin connection is recommended between R<sub>shunt</sub> and the inputs of CA-IS1200 to remove the impact from any voltage drops across the trace and leads. #### 10.1.3 Input Filter The typical input bandwidth of CA-IS1200 is 1 MHz. A first-order passive RC low-pass filter could be placed between $R_{shunt}$ and the inputs to narrow the input bandwidth. Choose $R_1 = R_2 = 10 \Omega$ and $C_1 = 20 nF$ could provide a cutoff frequency of approximately 400 kHz. $R_1$ and $R_2$ should be low-value enough compared to the input impedance of CA-IS1200 to reduce gain error. #### 10.1.4 Power Supply Recommendations The high-side power supply of CA-IS1200 could be generated directly derived from the high-side gate drive power supply by utilizing a Zener diode ( $D_1$ ) to produce a 3.3-V or 5-V ( $\pm 10\%$ ) voltage. And a low-ESR decoupling capacitor of 0.1 $\mu$ F ( $C_2$ ) is recommended to place as close as possible to the VDD1 pin of CA-IS1200. Additional 2.2- $\mu$ F capacitor ( $C_3$ ) is recommended for better filtering to the high-side power-supply path. Similarly, a 0.1- $\mu$ F decoupling capacitor ( $C_4$ ) followed by an additional capacitor ( $C_5$ ) from $2.2~\mu$ F to $10~\mu$ F should be placed as close as to the VDD2 pin of CA-IS1200 to filter the low-side power supply path. Figure 10-2 Typical Application for Voltage Sensing #### 10.1.5 Output Filter Another first-order passive RC low-pass filter could be placed between the outputs of CA-IS1200 and the ADC to satisfy the potential requirement for anti-aliasing filtering. The characteristics of this filter depends on the structure and sampling frequency of the ADC. Choose $R_4 = R_5 = 4.7 \text{ k}\Omega$ and $C_6 = 180 \text{ pF}$ could provide a cutoff frequency of approximately 94 kHz. #### 10.1.6 Error Analysis in Voltage Sensing The CA-IS1200 devices may also be used in the applications of voltage sensing as shown in Figure 10-2. The resistors $R_{11}$ , $R_{21}$ and $R_{31}$ make up the resistor divider to scale down the high voltage from bus. Typically, the value of $R_{11}$ and $R_{21}$ is much larger than $R_{31}$ to keep the input voltage of CA-IS1200 within the specific range. In CA-IS1200, resistors $R_{41}$ and $R_{51}$ (or $R_{42}$ and $R_{52}$ ) are used to set the gain of front-end amplifier. The typical values are $R_{41}$ = $R_{42}$ = 12.5 k $\Omega$ and $R_{51}$ = $R_{52}$ = 50 k $\Omega$ . Resistors $R_{61}$ and $R_{62}$ are used to sense the common-mode voltage of the input in CA-IS1200. The typical values are $R_{61}$ = $R_{62}$ = 100 k $\Omega$ . First, consider the situation in which $R_{32}$ is not used. Additional gain error and offset would arise in these applications for CA-IS1200. On the one hand, the limited input impedance of CA-IS1200 is parallel with the external sensing resistor $R_{31}$ , resulting in impedance change and thus additional gain error. On the other hand, the output common-mode voltage $V_{CM}$ of the front-end differential amplifier in CA-IS1200 is biased to 1.875 V, which would generate bias current $I_{INP}$ and $I_{INN}$ flowing through the front-end resistor network. The bias current $I_{INP}$ also flows through $R_{31}$ while $I_{INN}$ flows directly to PGND in the case of omitting $R_{32}$ , which results in unbalance and thus additional offset. To eliminate the effect of the bias current, resistor $R_{32}$ equal to sensing resistor $R_{31}$ is recommended to be added between VINN and PGND. The resistor $R_{31}$ would bring in additional gain error $E_{GA}$ and could be calculated as Eq. 1 describes. $$E_{GA} = R_{31} / (R_{31} + R_{41})$$ (Eq. 1) To reduce the effect of this gain error, the value of $R_{31}$ should be chosen much smaller compared to $R_{41}$ . And this gain error could also be minimized by the system-level gain calibration. #### **10.1.7 Caution** Do not leave the inputs of CA-IS1200 floating. If the VINP and VINN are left floating, the input common-mode voltage would be pulled to a high level by internal bias, which could activate the fail-safe mode under certain power supply and may lead to system-level abnormal reaction (refer to Fail-Safe Output for detailed information). # 11 Package Information # 11.1 DUB8 Package The figure below illustrates the package details for the CA-IS1200U isolated amplifier in an 8-pin DUB package. The values for the dimensions are shown in millimeters. **TOP VIEW** **RECOMMEDNED LAND PATTERN** **FRONT VIEW** **LEFT-SIDE VIEW** # 11.2 SOIC8-WB Package CHIPANALOG The figure below illustrates the package details and the recommended land pattern details for the CA-IS1200G isolated amplifier in an 8-pin wide-body SOIC package. The values for the dimensions are shown in millimeters. **TOP VIEW** # **RECOMMENDED LAND PATTERN** **FRONT VIEW** **LEFT-SIDE VIEW** # 12 Soldering Information Figure 12-1 Soldering Temperature Curve **Table 12-1 Soldering Temperature Parameters** | Profile Feature | Pb-Free Soldering | |--------------------------------------------------------------------------|-------------------| | Ramp-up rate ( $T_L = 217^{\circ}C$ to peak $T_P$ ) | 3°C/s max | | Time $t_s$ of preheat temp ( $T_{smin} = 150$ °C to $T_{smax} = 200$ °C) | 60~120 seconds | | Time t <sub>L</sub> to be maintained above 217°C | 60~150 seconds | | Peak temperature T <sub>P</sub> | 260°C | | Time t <sub>P</sub> within 5°C of actual peak temp | 30 seconds max | | Ramp-down rate (peak $T_P$ to $T_L = 217$ °C) | 6°C/s max | | Time from 25°C to peak temperature T <sub>P</sub> | 8 minutes max | # 13 Tape and Reel Information #### **REEL DIMENSIONS** # **TAPE DIMENSIONS** | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CA-IS1200U | DUB | U | 8 | 800 | 330 | 24.4 | 10.90 | 9.60 | 4.30 | 16.00 | 24.00 | Q1 | | CA-IS1200G | SOIC | G | 8 | 1000 | 330 | 16.4 | 11.95 | 6.15 | 3.20 | 16.00 | 16.00 | Q1 | #### 14 Important Notice The above information is for reference only and is used to assist Chipanalog customers in design and development. Chipanalog reserves the right to change the above information due to technological innovation without prior notice. Chipanalog products are all factory tested. The customers shall be responsible for self-assessment and determine whether it is applicable for their specific application. Chipanalog's authorization to use the resources is limited to the development of related applications that the Chipanalog products involved in. In addition, the resources shall not be copied or displayed. And Chipanalog shall not be liable for any claim, cost, and loss arising from the use of the resources. #### **Trademark Information** Chipanalog Inc. ®, Chipanalog® are trademarks or registered trademarks of Chipanalog. http://www.chipanalog.com